Advanced ASIC Chip Synthesis : Using Synopsys® Design Compiler(tm) Physical Compiler(tm) and PrimeTime® by Himanshu Bhatnagar (2013, Trade Paperback)

Awesomebooksusa (440686)
97.9% positive feedback
Price:
$300.79
Free shipping
Estimated delivery Wed, Sep 3 - Tue, Sep 9
Returns:
30 days returns. Buyer pays for return shipping. If you use an eBay shipping label, it will be deducted from your refund amount.
Condition:
Brand New
Will be clean, not soiled or stained. Books will be free of page markings.

About this product

Product Identifiers

PublisherSpringer
ISBN-101475776292
ISBN-139781475776294
eBay Product ID (ePID)176434570

Product Key Features

Number of PagesXxvi, 328 Pages
Publication NameAdvanced ASIC Chip Synthesis : Using Synopsys® Design Compiler(tm) Physical Compiler(tm) and PrimeTime®
LanguageEnglish
Publication Year2013
SubjectCad-Cam, Electronics / Circuits / Integrated, Electronics / Circuits / General, Electrical, Logic Design, Compilers
TypeTextbook
AuthorHimanshu Bhatnagar
Subject AreaComputers, Technology & Engineering
FormatTrade Paperback

Dimensions

Item Weight19.4 Oz
Item Length9.3 in
Item Width6.1 in

Additional Product Features

Edition Number2
Intended AudienceScholarly & Professional
Number of Volumes1 vol.
IllustratedYes
Table Of ContentAsic Design Methodology.- Tutorial.- Basic Concepts.- Synopsys Technology Library.- Partitioning and Coding Styles.- Constraining Designs.- Optimizing Designs.- Design for Test.- Links to Layout and Post Layout Optimization.- Physical Synthesis.- SDF Generation.- PrimeTime Basics.- Static Timing Analysis.
SynopsisAdvanced ASIC Chip Synthesis: Using Synopsys® Design Compiler® Physical Compiler® and PrimeTime®, Second Edition describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail. The emphasis of this book is on real-time application of Synopsys tools, used to combat various problems seen at VDSM geometries. Readers will be exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, physical synthesis, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-around described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. Furthermore, the book contains in-depth discussions on the basis of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solution. Target audiences for this book are practicing ASIC design engineers and masters level students undertaking advanced VLSI courses on ASIC chip design and DFT techniques., Advanced ASIC Chip Synthesis: Using Synopsys(R) Design Compiler(R) Physical Compiler(R) and PrimeTime(R), Second Edition describes the advanced concepts and techniques used towards ASIC chip synthesis, physical synthesis, formal verification and static timing analysis, using the Synopsys suite of tools. In addition, the entire ASIC design flow methodology targeted for VDSM (Very-Deep-Sub-Micron) technologies is covered in detail. The emphasis of this book is on real-time application of Synopsys tools, used to combat various problems seen at VDSM geometries. Readers will be exposed to an effective design methodology for handling complex, sub-micron ASIC designs. Significance is placed on HDL coding styles, synthesis and optimization, dynamic simulation, formal verification, DFT scan insertion, links to layout, physical synthesis, and static timing analysis. At each step, problems related to each phase of the design flow are identified, with solutions and work-around described in detail. In addition, crucial issues related to layout, which includes clock tree synthesis and back-end integration (links to layout) are also discussed at length. Furthermore, the book contains in-depth discussions on the basis of Synopsys technology libraries and HDL coding styles, targeted towards optimal synthesis solution. Target audiences for this book are practicing ASIC design engineers and masters level students undertaking advanced VLSI courses on ASIC chip design and DFT techniques.
LC Classification NumberTK7867-7867.5
No ratings or reviews yet
Be the first to write a review